setTriggerTimeOut
Configure maximum number of FDC IP core clock cycles within which trigger condition must occur in a trigger stage
Description
setTriggerTimeOut(
configures the maximum number of FPGA Data Capture (FDC) IP core clock cycles, within which
the trigger condition must occur in a trigger stage specified by DC,enable,value,N)N.
DC is a customized data capture object. Use
enable argument to enable the trigger time out in trigger stage
N, specify the number of FDC IP core clock cycles using
value argument.
Input Arguments
Version History
Introduced in R2020b