Borrar filtros
Borrar filtros

Feedback Transition to a State in State Flow

2 visualizaciones (últimos 30 días)
shauk
shauk el 10 de Mayo de 2017
Respondida: Arunkumar M el 9 de Nov. de 2018
So i want to state 1 the first time with the condition [Rising== 1 && n == 32] and then re enter it everytime from state 8 with the transition [Rising== 1 && n == 1]. Would this work?
When i implement this design using HDL coder and download it on the FPGA i don't see any output signal. I output my signals to simulink from state 8.
  2 comentarios
Alain Kuchta
Alain Kuchta el 12 de Mayo de 2017
Have you verified your design by simulating the Stateflow chart in Simulink? Is the output what you expect?
Do you want the condition for the transition from State_8 to State_1 to be [Rising== 1 && n == 1] or do you want to the action of the transition to be setting the value of Rising and n ?
shauk
shauk el 22 de Mayo de 2017
Hallo I want the condition for the transition from State_8 to State_1 to be [Rising == 1 && n == 1]. But later i checked it on the simulink state flow chart and it works fine.

Iniciar sesión para comentar.

Respuestas (1)

Arunkumar M
Arunkumar M el 9 de Nov. de 2018
[Rising == 1 && n == 1] condition was used for entering State_8 as well as for exiting State_8. This makes State_8 to be active only for 1 task cycle. This could be the reason why you are not seeing any output from State_8.

Categorías

Más información sobre Complex Logic en Help Center y File Exchange.

Etiquetas

Productos

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by