Feedback Transition to a State in State Flow
3 visualizaciones (últimos 30 días)
Mostrar comentarios más antiguos
So i want to state 1 the first time with the condition [Rising== 1 && n == 32] and then re enter it everytime from state 8 with the transition [Rising== 1 && n == 1]. Would this work?
When i implement this design using HDL coder and download it on the FPGA i don't see any output signal. I output my signals to simulink from state 8.
2 comentarios
Alain Kuchta
el 12 de Mayo de 2017
Have you verified your design by simulating the Stateflow chart in Simulink? Is the output what you expect?
Do you want the condition for the transition from State_8 to State_1 to be [Rising== 1 && n == 1] or do you want to the action of the transition to be setting the value of Rising and n ?
Respuestas (1)
Arunkumar M
el 9 de Nov. de 2018
[Rising == 1 && n == 1] condition was used for entering State_8 as well as for exiting State_8. This makes State_8 to be active only for 1 task cycle. This could be the reason why you are not seeing any output from State_8.
0 comentarios
Ver también
Categorías
Más información sobre Complex Logic en Help Center y File Exchange.
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!