fixing clock frequency and sample time of control system model using hdl coder

2 visualizaciones (últimos 30 días)
I have built a fixed point PID controller in simulink and could generate the code using hdl coder for programming FPGA. The generated verilog code has additional inputs such as clock, clock enable. During simulation, I fixed the sample time of the discrete models to .01 seconds. I am unable to understand the difference between the input clock and the sample time. Could you please clarify? (btw My FPGA recieves external clock of 50MHz)

Respuestas (1)

Kiran Kintali
Kiran Kintali el 20 de Jun. de 2024
Editada: Kiran Kintali el 20 de Jun. de 2024

Categorías

Más información sobre Code Generation en Help Center y File Exchange.

Etiquetas

Productos


Versión

R2019a

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by